Skip to main content
Hit enter to search or ESC to close
Close Search
Tessolve - Silicon And Systems Solutions Partner For Next-Gen Products
Menu
  • Semiconductor Solutions
    • Custom Silicon
      • Chip Design
        • RTL Design
        • Analog & Mixed Signal (AMS) Design
        • Design Verification
        • Design for Test (DFT)
        • Physical Design
        • FPGA Emulation
        • Foundry Porting Services
    • Post Silicon
      • Test Engineering
      • Product Engineering
      • PCB Design & Manufacturing
      • Package Engineering
    • Chip-image
  • Dream Chip
  • Embedded
  • Industries
    • Automotive
      • Avionics
      • AI Solutions
      • Data Center/Enterprise
      • Industrial
      • Semiconductor
    • Industries-menu IMG
  • Labs
    • t-lab-ptitle
      • Test Lab
      • Test Lab
      • HSIO Lab
      • Reliability & Qualification Lab
      • STPI Smart Lab
      • Embedded Systems Lab
      • Embedded Software Lab
      • Automotive Software
      • Post Silicon Validation
      • Wireless Testing
      • CoE
    • Tessolve-Lab-Image
  • Company
    • com-title
      • About Us
      • Leadership
      • Board of Directors
      • Partners
      • Quality
    • company-image
  • Careers
  • Insight
    • Insights-title
      • News
      • Blogs
      • Events
      • Events
        • ─Test Club
        • ─Verification Futures
        • ─Webinar
      • Brochures
      • Case Studies
      • Videos
    • Insights-image
  • Contact
  •                        
  • Menu

TI AM62x based SMARC System on Module

Download PDF » TI AM62x based SMARC System on Module

Archives

  • December 2025
  • November 2025
  • October 2025
  • September 2025
  • August 2025
  • July 2025
  • June 2025
  • May 2025
  • April 2025
  • March 2025
  • February 2025
  • January 2025
  • December 2024
  • November 2024
  • October 2024
  • September 2024
  • August 2024
  • July 2024
  • June 2024
  • May 2024
  • April 2024
  • March 2024
  • February 2024
  • January 2024
  • December 2023
  • November 2023
  • October 2023
  • September 2023
  • August 2023
  • July 2023
  • June 2023
  • May 2023
  • April 2023
  • February 2023
  • January 2023
  • December 2022
  • November 2022
  • October 2022
  • September 2022
  • August 2022
  • July 2022
  • June 2022
  • May 2022
  • April 2022
  • March 2022
  • February 2022
  • December 2021
  • November 2021
  • October 2021
  • September 2021
  • August 2021
  • July 2021
  • May 2021
  • April 2021
  • March 2021
  • February 2021
  • January 2021
  • December 2020
  • November 2020
  • October 2020
  • September 2020
  • August 2020
  • July 2020
  • June 2020
  • April 2020
  • March 2020
  • February 2020
  • January 2020
  • November 2019
  • October 2019
  • September 2019
  • August 2019
  • July 2019
  • June 2019
  • May 2019
  • April 2019
  • March 2019
  • February 2019
  • January 2019
  • December 2018
  • November 2018
  • October 2018
  • September 2018
  • August 2018
  • June 2018
  • May 2018
  • April 2018
  • March 2018
  • February 2018
  • January 2018
  • November 2017
  • August 2017
  • July 2017
  • May 2017
  • April 2017
  • January 2017
  • December 2016
  • September 2016
  • July 2016
  • April 2016
  • January 2016

Categories

  • Blogs
  • Brochure/Newsletter
  • Case Studies
  • Events
  • News
  • Projects
  • Uncategorized
  • video
  • vlsi Design

About Tessolve

Careers

Solutions

Semiconductor Solutions
Embedded Systems
Industries
Chip Design
Hardware Design

Tessolve Labs

Test Lab
Reliability & Qualification Lab
Systems Lab
STPI Smart Lab
CoE

Insights

News
Thought Leadership
Events
Brochures & White Papers
Case Studies

Connect with us

Copyright © 2025 Tessolve | Privacy Policy | Cookies Policy | Sitemap

Close Menu
                       
  • Semiconductor Solutions
    • Custom Silicon
      • Chip Design
        • RTL Design
        • Analog & Mixed Signal (AMS) Design
        • Design Verification
        • Design for Test (DFT)
        • Physical Design
        • FPGA Emulation
        • Foundry Porting Services
    • Post Silicon
      • Test Engineering
      • Product Engineering
      • PCB Design & Manufacturing
      • Package Engineering
    • Chip-image
  • Dream Chip
  • Embedded
  • Industries
    • Automotive
      • Avionics
      • AI Solutions
      • Data Center/Enterprise
      • Industrial
      • Semiconductor
    • Industries-menu IMG
  • Labs
    • t-lab-ptitle
      • Test Lab
      • Test Lab
      • HSIO Lab
      • Reliability & Qualification Lab
      • STPI Smart Lab
      • Embedded Systems Lab
      • Embedded Software Lab
      • Automotive Software
      • Post Silicon Validation
      • Wireless Testing
      • CoE
    • Tessolve-Lab-Image
  • Company
    • com-title
      • About Us
      • Leadership
      • Board of Directors
      • Partners
      • Quality
    • company-image
  • Careers
  • Insight
    • Insights-title
      • News
      • Blogs
      • Events
      • Events
        • ─Test Club
        • ─Verification Futures
        • ─Webinar
      • Brochures
      • Case Studies
      • Videos
    • Insights-image
  • Contact
  • Semiconductor Solutions
    • ASIC
    • Chip Design
      • Analog & Mixed Signal (AMS) Design
      • RTL Design
      • Design Verification
      • Design for Test (DFT)
      • Physical Design
      • FPGA Emulation
      • Foundry Porting Services
    • Post Silicon
      • Test Engineering
      • Product Engineering
    • Hardware Design & Manufacturing
    • Package Engineering
  • Embedded System
    • Turnkey Product Development
    • SOM & EVK
      • NXP
      • Qualcomm
      • Mediatek
      • Texas Instrument
    • Embedded Design Services
      • Firmware /Software
      • FPGA
      • Hardware
    • Embedded Software
      • Automotive Software
      • Post Silicon Validation
      • Embedded Software Services
  • Industries
    • Automotive
      • Automotive Embedded
      • TERA
    • Avionics
    • Data Center/Enterprise
    • Industrial
      • Industrial Embedded
      • IoT
    • Semiconductor
  • Tessolve Labs
    • Test Lab
    • Reliability & Qualification Lab
    • Systems Lab
    • STPI Smart Lab
    • Wireless Testing
    • CoE
  • Company
    • About Us
    • Leadership
    • Partners
    • Board of Directors
    • Quality
    • Career
  • Insight
    • News
    • Thought Leadership Blogs
    • Events
      • DVClub
      • Verification Futures
    • Brochures & White Papers
    • Case Studies
  • Contact

    Get In Touch

      College TPO’s

        Error: Contact form not found.

        Error: Contact form not found.

        ML Verification Turns Convention on its Head

        The verification of processor architectures designed for Machine Learning (ML) applications represent a departure from conventional techniques. Conventional constrained random testbenches, which focus on stimulus driving coverage, cannot scale for many ML algorithm realizations. ML architectures involve neural networks of processors that “learn” by manipulating coefficients across the network to match ideal outputs to a large quantity of input data. Furthermore, smart compiler technology is employed to leverage the many paths available in the network. An effective verification strategy can leverage planning algorithms that start with the desired output and optimize input values to achieve that output. Ensuring the paths that the compiler might trigger have all been tested, and that the test content can scale from individual processors to the entire network are critical challenges. Breker will share various approaches to this problem, developed through cooperation with three noted AI processor providers.

        3 Key Points:

      • Current verification methodologies cannot scale to meet ML processor challenges
      • ML verification approach: consider desired outputs, optimize inputs to match
      • Test Suite Synthesis enable planning algorithm approach to target ML requirements
      • An Emulation Strategy for Artificial Intelligence Designs

        The emergence of Artificial Intelligence is the “next big thing” and presents a unique opportunity for disruptive semiconductor development. End applications could range from ADAS, to 3D facial recognition, to voice and image processing, or to intelligent search. The SoCs for AI applications whether targeted for training or inference will have their own unique characteristics, but present quite common verification challenges that we will present in this session.

        Supporting designs as big as 15 billion gates, Mentor’s Veloce Strato has unique virtualization capabilities that enable highly accurate pre-silicon execution of AI benchmarking applications like MLPerf. The Veloce Power App enables analysis of peak and average. We will cover how Veloce Strato and its supporting solutions are the best tool to help address the verification challenges of SoCs targeted for AI applications.

        3 Key Points:

      • Deterministic solution for AI chips verification
      • Full virtual solution for HW/SW verification
      • TERAOPS/Watt assessement prior silicon availability
      • AI chips must get the math right

        Most AI chips and hardware accelerators that power machine learning (ML) and deep learning (DL) applications include floating-point units (FPUs). Algorithms used in neural networks are often based on operations that use multiplication and addition of floating-point values. FPUs are difficult to implement. The IEEE 754 standard defines many corner-case scenarios and non-ordinary values. Even a minor rounding mistake could accumulate over many iterations and produce a large error. An FPU formal verification app compliant with IEEE-754 provides an efficient and rigorous solutions to FPU functional verification

        3 Key Points:

      • Floating-point unit (FPU) for AI chips
      • FPU Formal Verification App
      • Compliance with IEEE-754
      • Name: Mike Bartley

        Designation: Senior Vice President – VLSI Design

        Title: Introduction

        Biography:

        Mike Bartley has a PhD in Mathematics from Bristol University, an MSc in Software Engineering, an MBA from the Open University and over 25 years of experience in software testing and hardware verification. He has built and managed state-of-the-art test and verification teams in a number of companies who still use the methodologies he established. Since founding TVS in 2008 he has grown the company to over 100 employees worldwide. Dr Bartley is Chair of both the Bristol branch of the British Computer Society and the West of England Bristol Local Enterprise Partnership (LEP). He has had over 50 articles and presentations published on the subjects of hardware verification, software testing and outsourcing.

        Please fill the form below

          Please fill the form below

            Please fill the form below

              Please fill the form below

                Please fill the form below

                Error: Contact form not found.

                Please fill the form below

                  Please fill the form below

                    SUBMIT RESUME

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    SUBMIT YOUR RESUME


                      Attach Resume*