Skip to main content

Challenges and opportunities in SystemC and HLS based functional verification

Conference: Verification Futures 2024 (click here to see full programme)
Speaker: Sreejith Sudhakaran
Presentation Title: Challenges and opportunities in SystemC and HLS based functional verification
Abstract:

As the complexity of modern digital designs increases, the design and verification timescales and time to market also increases. This paper presents ways for achieving faster DV closure using System C models and HLS as well as a case study of the drawbacks of this approach. The approach is proven to be reducing both test bench development as well as overall verification turnaround time. HLS helps to absorb late requirement changes to achieve a reduced turnaround time.

Speaker Bio:

Sreejith Sudhakaran is currently leading Digital Design and Verification of IPs/SOCs in Qualcomm Technologies International, Ltd, Cambridge. He is a proud postgraduate of University of Essex and has more than 20 years of domain experience in Design and Verification of SOCs from strategy, architecture, planning, execution and sign off. His area of expertise includes System Architecture, System C based design, Low power sims, Gate level, PG-Gate level and Formal verification.

Key Points:
  • High level Synthesis(HLS)
  • System C
  • Synthesisable models
  • Close Menu