Skip to main content

Rethinking chip(let) design for next generation ADAS applications

Conference: Verification Futures 2025 (click here to see full programme)
Speaker: Martin Zeller
Presentation Title: Rethinking chip(let) design for next generation ADAS applications
Abstract:

Three approaches to cope with rising ASIC complexity

Speaker Bio:

Martin is responsible for the SoC development at Dreamchip, a Tessolve company. He has a diploma in electrical engineering from Leibniz University of Hannover and a business diploma from the University of Hagen. For more than 25 years he has developed ASICs and architectures, mainly for video coding and imaging; starting with Infineon's first mobile phone camera, later enhancing Silicon Image's HDMI interface ASICs to TV processor SoCs. In the last years he mainly worked on latest generation ADAS SoCs for several major players in the automotive industry. In 2010 Martin joined DreamChip Technologies GmbH as the Head of SoC Design. In 2016 his team designed the world's first 22nm ADAS SoC based on ARM’s Cortex A53 application processor and ARM’s Cortex R5 lockstep safety core as a platform for further developments. In the last years, several automotive SoCs based on this platform have been built by Dreamchip. In 2022 and 2023 new generations of Dreamchip’s platform have been taped out. Martin also worked as a trainer for ARM Cortex processor integration. The company’s headquarter is based near Hannover, Germany.

Key Points:
  • complexity
  • platform
  • chiplets
  • Close Menu