Skip to main content
Hit enter to search or ESC to close
Close Search
Tessolve - Silicon And Systems Solutions Partner For Next-Gen Products
Menu
  • Semiconductor Solutions
    • Custom Silicon
      • Chip Design
        • RTL Design
        • Analog & Mixed Signal (AMS) Design
        • Design Verification
        • Design for Test (DFT)
        • Physical Design
        • FPGA Emulation
        • Foundry Porting Services
    • Post Silicon
      • Test Engineering
      • Product Engineering
      • PCB Design & Manufacturing
      • Package Engineering
    • Chip-image
  • Dream Chip
  • Embedded
  • Industries
    • Automotive
      • Avionics
      • AI Solutions
      • Data Center/Enterprise
      • Industrial
      • Semiconductor
    • Industries-menu IMG
  • Labs
    • t-lab-ptitle
      • Test Lab
      • Test Lab
      • HSIO Lab
      • Reliability & Qualification Lab
      • STPI Smart Lab
      • Embedded Systems Lab
      • Embedded Software Lab
      • Automotive Software
      • Post Silicon Validation
      • Wireless Testing
      • CoE
    • Tessolve-Lab-Image
  • Company
    • com-title
      • About Us
      • Leadership
      • Board of Directors
      • Partners
      • Quality
    • company-image
  • Careers
  • Insight
    • Insights-title
      • News
      • Blogs
      • Events
      • Events
        • ─Test Club
        • ─Verification Futures
        • ─Webinar
      • Brochures
      • Case Studies
      • Videos
    • Insights-image
  • Contact
  •                        
  • Menu

Job details 2

About Tessolve

Careers

Solutions

Semiconductor Solutions
Embedded Systems
Industries
Chip Design
Hardware Design

Tessolve Labs

Test Lab
Reliability & Qualification Lab
Systems Lab
STPI Smart Lab
CoE

Insights

News
Thought Leadership
Events
Brochures & White Papers
Case Studies

Connect with us

Copyright © 2025 Tessolve | Privacy Policy | Cookies Policy | Sitemap

Close Menu
                       
  • Semiconductor Solutions
    • Custom Silicon
      • Chip Design
        • RTL Design
        • Analog & Mixed Signal (AMS) Design
        • Design Verification
        • Design for Test (DFT)
        • Physical Design
        • FPGA Emulation
        • Foundry Porting Services
    • Post Silicon
      • Test Engineering
      • Product Engineering
      • PCB Design & Manufacturing
      • Package Engineering
    • Chip-image
  • Dream Chip
  • Embedded
  • Industries
    • Automotive
      • Avionics
      • AI Solutions
      • Data Center/Enterprise
      • Industrial
      • Semiconductor
    • Industries-menu IMG
  • Labs
    • t-lab-ptitle
      • Test Lab
      • Test Lab
      • HSIO Lab
      • Reliability & Qualification Lab
      • STPI Smart Lab
      • Embedded Systems Lab
      • Embedded Software Lab
      • Automotive Software
      • Post Silicon Validation
      • Wireless Testing
      • CoE
    • Tessolve-Lab-Image
  • Company
    • com-title
      • About Us
      • Leadership
      • Board of Directors
      • Partners
      • Quality
    • company-image
  • Careers
  • Insight
    • Insights-title
      • News
      • Blogs
      • Events
      • Events
        • ─Test Club
        • ─Verification Futures
        • ─Webinar
      • Brochures
      • Case Studies
      • Videos
    • Insights-image
  • Contact
  • Semiconductor Solutions
    • ASIC
    • Chip Design
      • Analog & Mixed Signal (AMS) Design
      • RTL Design
      • Design Verification
      • Design for Test (DFT)
      • Physical Design
      • FPGA Emulation
      • Foundry Porting Services
    • Post Silicon
      • Test Engineering
      • Product Engineering
    • Hardware Design & Manufacturing
    • Package Engineering
  • Embedded System
    • Turnkey Product Development
    • SOM & EVK
      • NXP
      • Qualcomm
      • Mediatek
      • Texas Instrument
    • Embedded Design Services
      • Firmware /Software
      • FPGA
      • Hardware
    • Embedded Software
      • Automotive Software
      • Post Silicon Validation
      • Embedded Software Services
  • Industries
    • Automotive
      • Automotive Embedded
      • TERA
    • Avionics
    • Data Center/Enterprise
    • Industrial
      • Industrial Embedded
      • IoT
    • Semiconductor
  • Tessolve Labs
    • Test Lab
    • Reliability & Qualification Lab
    • Systems Lab
    • STPI Smart Lab
    • Wireless Testing
    • CoE
  • Company
    • About Us
    • Leadership
    • Partners
    • Board of Directors
    • Quality
    • Career
  • Insight
    • News
    • Thought Leadership Blogs
    • Events
      • DVClub
      • Verification Futures
    • Brochures & White Papers
    • Case Studies
  • Contact

    Get In Touch

      College TPO’s

        Error: Contact form not found.

        Error: Contact form not found.

        ML Verification Turns Convention on its Head

        The verification of processor architectures designed for Machine Learning (ML) applications represent a departure from conventional techniques. Conventional constrained random testbenches, which focus on stimulus driving coverage, cannot scale for many ML algorithm realizations. ML architectures involve neural networks of processors that “learn” by manipulating coefficients across the network to match ideal outputs to a large quantity of input data. Furthermore, smart compiler technology is employed to leverage the many paths available in the network. An effective verification strategy can leverage planning algorithms that start with the desired output and optimize input values to achieve that output. Ensuring the paths that the compiler might trigger have all been tested, and that the test content can scale from individual processors to the entire network are critical challenges. Breker will share various approaches to this problem, developed through cooperation with three noted AI processor providers.

        3 Key Points:

      • Current verification methodologies cannot scale to meet ML processor challenges
      • ML verification approach: consider desired outputs, optimize inputs to match
      • Test Suite Synthesis enable planning algorithm approach to target ML requirements
      • An Emulation Strategy for Artificial Intelligence Designs

        The emergence of Artificial Intelligence is the “next big thing” and presents a unique opportunity for disruptive semiconductor development. End applications could range from ADAS, to 3D facial recognition, to voice and image processing, or to intelligent search. The SoCs for AI applications whether targeted for training or inference will have their own unique characteristics, but present quite common verification challenges that we will present in this session.

        Supporting designs as big as 15 billion gates, Mentor’s Veloce Strato has unique virtualization capabilities that enable highly accurate pre-silicon execution of AI benchmarking applications like MLPerf. The Veloce Power App enables analysis of peak and average. We will cover how Veloce Strato and its supporting solutions are the best tool to help address the verification challenges of SoCs targeted for AI applications.

        3 Key Points:

      • Deterministic solution for AI chips verification
      • Full virtual solution for HW/SW verification
      • TERAOPS/Watt assessement prior silicon availability
      • AI chips must get the math right

        Most AI chips and hardware accelerators that power machine learning (ML) and deep learning (DL) applications include floating-point units (FPUs). Algorithms used in neural networks are often based on operations that use multiplication and addition of floating-point values. FPUs are difficult to implement. The IEEE 754 standard defines many corner-case scenarios and non-ordinary values. Even a minor rounding mistake could accumulate over many iterations and produce a large error. An FPU formal verification app compliant with IEEE-754 provides an efficient and rigorous solutions to FPU functional verification

        3 Key Points:

      • Floating-point unit (FPU) for AI chips
      • FPU Formal Verification App
      • Compliance with IEEE-754
      • Name: Mike Bartley

        Designation: Senior Vice President – VLSI Design

        Title: Introduction

        Biography:

        Mike Bartley has a PhD in Mathematics from Bristol University, an MSc in Software Engineering, an MBA from the Open University and over 25 years of experience in software testing and hardware verification. He has built and managed state-of-the-art test and verification teams in a number of companies who still use the methodologies he established. Since founding TVS in 2008 he has grown the company to over 100 employees worldwide. Dr Bartley is Chair of both the Bristol branch of the British Computer Society and the West of England Bristol Local Enterprise Partnership (LEP). He has had over 50 articles and presentations published on the subjects of hardware verification, software testing and outsourcing.

        Please fill the form below

          Please fill the form below

            Please fill the form below

              Please fill the form below

                Please fill the form below

                Error: Contact form not found.

                Please fill the form below

                  Please fill the form below

                    SUBMIT RESUME

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    Error: Contact form not found.

                    SUBMIT YOUR RESUME


                      Attach Resume*