Rectangle 58 4

Vladimir Zivkovic

Principal Product Engineer,
Siemens EDA

About the Speaker

Vladimir Zivkovic is a principal product engineer for Analog Mixed-Signal and Defect-oriented Test at Siemens EDA. He graduated from the Faculty of Electrical Engineering at the University of Nis in Former Yugoslavia and obtained PhD in Electrical Engineering from the University of Twente, the Netherlands.
He has more than 20 years of industrial experience in Mixed-signal DfT, test flow automation, test coverage analysis and AMS verification. His previous affiliations include Philips Research (Netherlands), NXP Semiconductors (Netherlands), D4T Systems (small startup company, Netherlands), Nikhef/CERN (Netherlands/Switzerland), Cadence Design Systems (Scotland, UK) and Infineon (Denmark).

Frame 1984079338

Efficient Verification of Analog Mixed-Signal ATE Test Setup with upcoming IEEE P1687.2 standard

Overview

This talk will show why and how the Procedural Description Language (PDL) defined by IEEE P1687.2 standard can be used for flawless AMS verification test setup before transformation to ATE code. The approach is facilitated with the dedicated IEEE P1687.2 compliant EDA flow and the benefits in terms of reusability, improved test development time and resource optimization will also be highlighted.

Key points

  • AMS test
  • IEEE P1687.2
  • Pre-silicon simulation